# SIS: A System for Sequential Circuit Synthesis

A Tutorial of Usage and Programming of SIS



### Introduction



- Berkeley: MIS II -> SIS
- SIS: A System for Sequential Circuit Synthesis
  - Combinational logic synthesis
    - Two level & multi-level logic synthesis
    - Technology mapping
  - Sequential Circuit Synthesis
  - Verification

### Interactive Interface: Example



```
$ /u/class/CS258G/sis-1.3/bin/sis
sis> read blif C1908.blif2
sis> print stats
C1908.iscas pi=33 po=25 nodes=400 latches= 0
lits(sop) = 800
sis> source script.rugged
sis> print stats
C1908.iscas pi=33 po=25 nodes=152 latches= 0
lits(sop) = 553
sis> write blif C1908 r.blif
sis> quit
```

## SIS Commands used in the example



- read\_blif circuit1.blif
  - Read blif-format circuit
- source script.rugged
  - Do optimization using a set of commands
  - many scripts in /u/class/CS258G/sis-1.3/sis/sis\_lib
- write\_blif circuit2.blif
  - Write blif-format circuit

### Some Other SIS Commands



- tech\_decomp
  - Decompose all the nodes in the current network into AND gates or OR gates or both
- read\_eqn eqn\_circuit
  - Read eqn-format circuit
- verify blif\_circuit
  - Verify whether the blif\_circuit is identical with the one read in before, which is eqn\_circuit.
- print\_stats
  - Print stats of the current circuit

### SIS Programming



- Two styles:
  - Integrated programming style (being able to add commands into existing SIS interface)
    - Take advantage of the SIS commands online
    - Running and debugging need to be carried out under SIS's interface.
    - /u/class/CS258G/project\_template/sis\_guide.txt
    - /u/class/CS258G/project\_template/readme.txt
  - Stand-alone programming style
    - Only link with SIS library
    - Easier to run and debug

### **Directory Structure**

- /u/class/CS258G/sis-1.3/
  - SIS package location
- /u/class/CS258G/sis-1.3/bin/
  - Executable SIS program
  - Add it to your path settings
- /u/class/CS258G/proj\_2004/circuits/
   Benchmark circuits
- /u/class/CS258G/project\_template/
  - programming template for integrated style
- /u/class/CS258G/proj\_2004/rasp/
   UCLA RASP package executable
- /u/class/CS258G/tutorial/
  - Contains this tutorial







PI: Primary Input

PO: Primary Output, a special node with one input and no output. Its function is the same as a buffer.

Node: Internal node

### Input and Output: BLIF format



- BLIF format:
  - Berkeley Logic Interchange Format
  - Used widely in academic research work
- Function: Cubic form (sum of product)
- Each node has multi-inputs and single output
- Benchmark circuit for this project
  - /u/class/CS258G/proj\_2004/circuits/
  - optimized by script.algebraic
  - Decomposed into 2-input AND gates and OR gates





```
.model C17.iscas
.inputs 1GAT[0] 2GAT[1] 3GAT[2] 6GAT[3] 7GAT[4]
.outputs 22GAT[10] 23GAT[9]
.names 1GAT[0] 2GAT[1] 3GAT[2] [2] 22GAT[10]
1-1-1
-1-1 1
.names 2GAT[1] 7GAT[4] [2] 23GAT[9]
1-1 1
-11 1
.names 3GAT[2] 6GAT[3] [2]
0 - 1
-0 1
.end
```

# Programming Example (Makefile of Stand-alone Style)



```
CC = gcc
SIS = /u/class/CS258G/sis-1.3/sis
PSRC = my main.c my util.c
POBJ = (PSRC:.c=.o)
PHDR = my main.h
TARGET = my.x
LIBS = $(SIS)/lib/libsis.a
INCLUDE = -I$(SIS)/include
CFLAGS = -g (INCLUDE) - DSIS
LDFLAGS = -g
$(TARGET): $(POBJ) $(LIBS)
  $(CC) $(LDFLAGS) -o $(TARGET) $(POBJ) $
  (LIBS) -Im
```

### Programming Example (C codes)



```
#include "my_main.h"
int blif_to_network ( char *filename, network t **net )
   FILE *fp;
   fp=fopen( filename, "r");
   read blif(fp, net);
  fclose( fp );
int write result( char *filename, network t *net )
   FILE *fp;
   fp=fopen( filename, "w");
  write blif(fp, net, 0, 0);
   fclose(fp);
```





```
main(int argc, char **argv) {
   init sis(0);
   option(argc, argv);
   blif to network(mid filename,&net1);
   dfs = network_dfs(net1);
   for(i1=0;i1<array n(dfs);i1++){
   node1 = array_fetch(node_t*, dfs, i1);
   if(node type(node1)==PRIMARY INPUT)
          continue:
      if(node type(node1)==PRIMARY OUTPUT)
          continue;
      if(node_num_fanin(node1)==1)
          continue;
   simplify node(node1, SIM METHOD NOCOMP, SIM DCTYPE ALL,
       SIM ACCEPT SOP LITS, SIM FILTER NONE);
   network sweep(net1);
   write_result(final_filename, net1);
   network_free(net1);
```

### **SIS Documents**



- SIS paper
  - /u/class/CS258G/sis-1.3/SIS\_paper.ps
  - The detailed introduction of SIS system, including BLIF format description
- Description of functions
  - /u/class/CS258G/sis-1.3/sis/doc/

### **Commonly Used Documents**

- network.doc
  - describe network operations.
- node.doc
  - describe node operations.
- array.doc
  - describe the operations for array data structure.
- st.doc
  - describe the operations for st\_table (hash table)
- io.doc
  - describe the operations for I/O of SIS.
- util.doc
  - describe some supporting operations for programming.

### **Questions To**

- Deming Chen
  - demingc@cs.ucla.edu
- Check FAQ once in a while
  - /u/class/CS258G/FAQ

### Stratix II ALM Overview

- High flexibility
- Implement complex logic functions with large input number
  - Reduce logic level
  - Reduce routing utilization



### Stratix II ALM Overview

- High flexibility
- Implement complex logic functions with large input number
  - Reduce logic level
  - Reduce routing utilization





### **ALM Normal Mode**



- One ALM can implement the following functions without any restrictions
  - Any two 4-input functions
  - One 5-input function and one 3-input function
  - One 6-input function







- One ALM can implement the following functions with sharing inputs
  - One 5-input function and one 4-input function that sharing one inputs
  - Two 5-input functions that sharing two inputs
  - Two 6-input functions that sharing 4 inputs











 One ALM can implement one 7-input function if it can fit into the following diagram



4/6/23

### **QUIP flow**



- Verify the quality of the designs through stateof-art tools
- Quartus can take the QUIP interface to read in mapped circuits



#### **Additional Notes**



- Extra data fields in SIS data structure
  - One ALM may contains two LUTs
  - Pairing is needed to record the two LUTs in one ALM
  - The "undef1" field in SIS can be used for such purpose
  - typedef struct { int label;

... ...

} proj aux t;

- API: PROJ PAIR ID(n)
- Remember to allocate the memory for the structure
- Example code in /u/class/CS258G/project\_template/myproj/ com\_myproj.c